nrfx_irqs_nrf9160.h 5.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170
  1. /**
  2. * Copyright (c) 2018 - 2020, Nordic Semiconductor ASA
  3. *
  4. * All rights reserved.
  5. *
  6. * Redistribution and use in source and binary forms, with or without modification,
  7. * are permitted provided that the following conditions are met:
  8. *
  9. * 1. Redistributions of source code must retain the above copyright notice, this
  10. * list of conditions and the following disclaimer.
  11. *
  12. * 2. Redistributions in binary form, except as embedded into a Nordic
  13. * Semiconductor ASA integrated circuit in a product or a software update for
  14. * such product, must reproduce the above copyright notice, this list of
  15. * conditions and the following disclaimer in the documentation and/or other
  16. * materials provided with the distribution.
  17. *
  18. * 3. Neither the name of Nordic Semiconductor ASA nor the names of its
  19. * contributors may be used to endorse or promote products derived from this
  20. * software without specific prior written permission.
  21. *
  22. * 4. This software, with or without modification, must only be used with a
  23. * Nordic Semiconductor ASA integrated circuit.
  24. *
  25. * 5. Any software provided in binary form under this license must not be reverse
  26. * engineered, decompiled, modified and/or disassembled.
  27. *
  28. * THIS SOFTWARE IS PROVIDED BY NORDIC SEMICONDUCTOR ASA "AS IS" AND ANY EXPRESS
  29. * OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
  30. * OF MERCHANTABILITY, NONINFRINGEMENT, AND FITNESS FOR A PARTICULAR PURPOSE ARE
  31. * DISCLAIMED. IN NO EVENT SHALL NORDIC SEMICONDUCTOR ASA OR CONTRIBUTORS BE
  32. * LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
  33. * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE
  34. * GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
  35. * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
  36. * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT
  37. * OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
  38. *
  39. */
  40. #ifndef NRFX_IRQS_NRF9160_H__
  41. #define NRFX_IRQS_NRF9160_H__
  42. #ifdef __cplusplus
  43. extern "C" {
  44. #endif
  45. // SPU_IRQn
  46. // CLOCK_POWER_IRQn
  47. #define nrfx_power_clock_irq_handler CLOCK_POWER_IRQHandler
  48. // UARTE0_SPIM0_SPIS0_TWIM0_TWIS0_IRQn
  49. #if NRFX_CHECK(NRFX_PRS_ENABLED) && NRFX_CHECK(NRFX_PRS_BOX_0_ENABLED)
  50. #define nrfx_prs_box_0_irq_handler UARTE0_SPIM0_SPIS0_TWIM0_TWIS0_IRQHandler
  51. #else
  52. #define nrfx_spim_0_irq_handler UARTE0_SPIM0_SPIS0_TWIM0_TWIS0_IRQHandler
  53. #define nrfx_spis_0_irq_handler UARTE0_SPIM0_SPIS0_TWIM0_TWIS0_IRQHandler
  54. #define nrfx_twim_0_irq_handler UARTE0_SPIM0_SPIS0_TWIM0_TWIS0_IRQHandler
  55. #define nrfx_twis_0_irq_handler UARTE0_SPIM0_SPIS0_TWIM0_TWIS0_IRQHandler
  56. #define nrfx_uarte_0_irq_handler UARTE0_SPIM0_SPIS0_TWIM0_TWIS0_IRQHandler
  57. #endif
  58. // UARTE1_SPIM1_SPIS1_TWIM1_TWIS1_IRQn
  59. #if NRFX_CHECK(NRFX_PRS_ENABLED) && NRFX_CHECK(NRFX_PRS_BOX_1_ENABLED)
  60. #define nrfx_prs_box_1_irq_handler UARTE1_SPIM1_SPIS1_TWIM1_TWIS1_IRQHandler
  61. #else
  62. #define nrfx_spim_1_irq_handler UARTE1_SPIM1_SPIS1_TWIM1_TWIS1_IRQHandler
  63. #define nrfx_spis_1_irq_handler UARTE1_SPIM1_SPIS1_TWIM1_TWIS1_IRQHandler
  64. #define nrfx_twim_1_irq_handler UARTE1_SPIM1_SPIS1_TWIM1_TWIS1_IRQHandler
  65. #define nrfx_twis_1_irq_handler UARTE1_SPIM1_SPIS1_TWIM1_TWIS1_IRQHandler
  66. #define nrfx_uarte_1_irq_handler UARTE1_SPIM1_SPIS1_TWIM1_TWIS1_IRQHandler
  67. #endif
  68. // UARTE2_SPIM2_SPIS2_TWIM2_TWIS2_IRQn
  69. #if NRFX_CHECK(NRFX_PRS_ENABLED) && NRFX_CHECK(NRFX_PRS_BOX_2_ENABLED)
  70. #define nrfx_prs_box_2_irq_handler UARTE2_SPIM2_SPIS2_TWIM2_TWIS2_IRQHandler
  71. #else
  72. #define nrfx_spim_2_irq_handler UARTE2_SPIM2_SPIS2_TWIM2_TWIS2_IRQHandler
  73. #define nrfx_spis_2_irq_handler UARTE2_SPIM2_SPIS2_TWIM2_TWIS2_IRQHandler
  74. #define nrfx_twim_2_irq_handler UARTE2_SPIM2_SPIS2_TWIM2_TWIS2_IRQHandler
  75. #define nrfx_twis_2_irq_handler UARTE2_SPIM2_SPIS2_TWIM2_TWIS2_IRQHandler
  76. #define nrfx_uarte_2_irq_handler UARTE2_SPIM2_SPIS2_TWIM2_TWIS2_IRQHandler
  77. #endif
  78. // UARTE3_SPIM3_SPIS3_TWIM3_TWIS3_IRQn
  79. #if NRFX_CHECK(NRFX_PRS_ENABLED) && NRFX_CHECK(NRFX_PRS_BOX_3_ENABLED)
  80. #define nrfx_prs_box_3_irq_handler UARTE3_SPIM3_SPIS3_TWIM3_TWIS3_IRQHandler
  81. #else
  82. #define nrfx_spim_3_irq_handler UARTE3_SPIM3_SPIS3_TWIM3_TWIS3_IRQHandler
  83. #define nrfx_spis_3_irq_handler UARTE3_SPIM3_SPIS3_TWIM3_TWIS3_IRQHandler
  84. #define nrfx_twim_3_irq_handler UARTE3_SPIM3_SPIS3_TWIM3_TWIS3_IRQHandler
  85. #define nrfx_twis_3_irq_handler UARTE3_SPIM3_SPIS3_TWIM3_TWIS3_IRQHandler
  86. #define nrfx_uarte_3_irq_handler UARTE3_SPIM3_SPIS3_TWIM3_TWIS3_IRQHandler
  87. #endif
  88. // GPIOTE0_IRQn
  89. #define nrfx_gpiote_irq_handler GPIOTE_IRQHandler
  90. // SAADC_IRQn
  91. #define nrfx_saadc_irq_handler SAADC_IRQHandler
  92. // TIMER0_IRQn
  93. #define nrfx_timer_0_irq_handler TIMER0_IRQHandler
  94. // TIMER1_IRQn
  95. #define nrfx_timer_1_irq_handler TIMER1_IRQHandler
  96. // TIMER2_IRQn
  97. #define nrfx_timer_2_irq_handler TIMER2_IRQHandler
  98. // RTC0_IRQn
  99. #define nrfx_rtc_0_irq_handler RTC0_IRQHandler
  100. // RTC1_IRQn
  101. #define nrfx_rtc_1_irq_handler RTC1_IRQHandler
  102. // WDT_IRQn
  103. #define nrfx_wdt_irq_handler WDT_IRQHandler
  104. // EGU0_IRQn
  105. #define nrfx_swi_0_irq_handler EGU0_IRQHandler
  106. // EGU1_IRQn
  107. #define nrfx_swi_1_irq_handler EGU1_IRQHandler
  108. // EGU2_IRQn
  109. #define nrfx_swi_2_irq_handler EGU2_IRQHandler
  110. // EGU3_IRQn
  111. #define nrfx_swi_3_irq_handler EGU3_IRQHandler
  112. // EGU4_IRQn
  113. #define nrfx_swi_4_irq_handler EGU4_IRQHandler
  114. // EGU5_IRQn
  115. #define nrfx_swi_5_irq_handler EGU5_IRQHandler
  116. // PWM0_IRQn
  117. #define nrfx_pwm_0_irq_handler PWM0_IRQHandler
  118. // PWM1_IRQn
  119. #define nrfx_pwm_1_irq_handler PWM1_IRQHandler
  120. // PWM2_IRQn
  121. #define nrfx_pwm_2_irq_handler PWM2_IRQHandler
  122. // PWM3_IRQn
  123. #define nrfx_pwm_3_irq_handler PWM3_IRQHandler
  124. // PDM_IRQn
  125. #define nrfx_pdm_irq_handler PDM_IRQHandler
  126. // I2S_IRQn
  127. #define nrfx_i2s_irq_handler I2S_IRQHandler
  128. // FPU_IRQn
  129. // GPIOTE1_IRQn
  130. // KMU_IRQn
  131. // CRYPTOCELL_IRQn
  132. #ifdef __cplusplus
  133. }
  134. #endif
  135. #endif // NRFX_IRQS_NRF9160_H__