nrf_mpu.h 7.0 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185
  1. /**
  2. * Copyright (c) 2019, Nordic Semiconductor ASA
  3. *
  4. * All rights reserved.
  5. *
  6. * Redistribution and use in source and binary forms, with or without modification,
  7. * are permitted provided that the following conditions are met:
  8. *
  9. * 1. Redistributions of source code must retain the above copyright notice, this
  10. * list of conditions and the following disclaimer.
  11. *
  12. * 2. Redistributions in binary form, except as embedded into a Nordic
  13. * Semiconductor ASA integrated circuit in a product or a software update for
  14. * such product, must reproduce the above copyright notice, this list of
  15. * conditions and the following disclaimer in the documentation and/or other
  16. * materials provided with the distribution.
  17. *
  18. * 3. Neither the name of Nordic Semiconductor ASA nor the names of its
  19. * contributors may be used to endorse or promote products derived from this
  20. * software without specific prior written permission.
  21. *
  22. * 4. This software, with or without modification, must only be used with a
  23. * Nordic Semiconductor ASA integrated circuit.
  24. *
  25. * 5. Any software provided in binary form under this license must not be reverse
  26. * engineered, decompiled, modified and/or disassembled.
  27. *
  28. * THIS SOFTWARE IS PROVIDED BY NORDIC SEMICONDUCTOR ASA "AS IS" AND ANY EXPRESS
  29. * OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
  30. * OF MERCHANTABILITY, NONINFRINGEMENT, AND FITNESS FOR A PARTICULAR PURPOSE ARE
  31. * DISCLAIMED. IN NO EVENT SHALL NORDIC SEMICONDUCTOR ASA OR CONTRIBUTORS BE
  32. * LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
  33. * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE
  34. * GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
  35. * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
  36. * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT
  37. * OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
  38. *
  39. */
  40. #ifndef NRF_MPU_H__
  41. #define NRF_MPU_H__
  42. #include <nrfx.h>
  43. #ifdef __cplusplus
  44. extern "C" {
  45. #endif
  46. /**
  47. * @defgroup nrf_mpu_hal MPU HAL
  48. * @{
  49. * @ingroup nrf_mpu
  50. * @brief Hardware access layer for managing the Memory Protection Unit (MPU) peripheral.
  51. */
  52. /**
  53. * @brief Macro for getting MPU region configuration mask for the specified peripheral.
  54. *
  55. * @param[in] base_addr Peripheral base address.
  56. *
  57. * @return MPU configuration mask for the specified peripheral.
  58. */
  59. #define NRF_MPU_PERIPHERAL_MASK_GET(base_addr) (1UL << NRFX_PERIPHERAL_ID_GET(base_addr))
  60. /**
  61. * @brief Function for setting the size of the RAM region 0.
  62. *
  63. * When memory protection is enabled, the Memory Protection Unit enforces
  64. * runtime protection and readback protection of resources classified as region 0.
  65. * See the product specification for more information.
  66. *
  67. * @param[in] p_reg Pointer to the structure of registers of the peripheral.
  68. * @param[in] size Size of the RAM region 0, in bytes. Must be word-aligned.
  69. */
  70. __STATIC_INLINE void nrf_mpu_region0_ram_size_set(NRF_MPU_Type * p_reg, uint32_t size);
  71. /**
  72. * @brief Function for configuring specified peripherals in the memory region 0.
  73. *
  74. * When the memory protection is enabled, the Memory Protection Unit enforces
  75. * runtime protection and readback protection of resources classified as region 0.
  76. * See the product specification for more information.
  77. *
  78. * After reset, all peripherals are configured as *not* assigned to region 0.
  79. *
  80. * @param[in] p_reg Pointer to the structure of registers of the peripheral.
  81. * @param[in] peripheral_mask Mask that specifies peripherals to be configured in the memory region 0.
  82. * Compose this mask using @ref NRF_MPU_PERIPHERAL_MASK_GET macro.
  83. */
  84. __STATIC_INLINE void nrf_mpu_region0_peripherals_set(NRF_MPU_Type * p_reg,
  85. uint32_t peripheral_mask);
  86. /**
  87. * @brief Function for getting the bitmask that specifies peripherals configured in the memory region 0.
  88. *
  89. * @param[in] p_reg Pointer to the structure of registers of the peripheral.
  90. *
  91. * @return Bitmask representing peripherals configured in region 0.
  92. */
  93. __STATIC_INLINE uint32_t nrf_mpu_region0_peripherals_get(NRF_MPU_Type const * p_reg);
  94. /**
  95. * @brief Function for enabling protection for specified non-volatile memory blocks.
  96. *
  97. * Blocks are arranged into groups of 32 blocks each. Each block size is 4 kB.
  98. * Any attempt to write or erase a protected block will result in hard fault.
  99. * The memory block protection can be disabled only by resetting the device.
  100. *
  101. * @param[in] p_reg Pointer to the structure of registers of the peripheral.
  102. * @param[in] group_idx Non-volatile memory group containing memory blocks to protect.
  103. * @param[in] block_mask Non-volatile memory blocks to protect. Each bit in bitmask represents
  104. * one memory block in the specified group.
  105. */
  106. __STATIC_INLINE void nrf_mpu_nvm_blocks_protection_enable(NRF_MPU_Type * p_reg,
  107. uint8_t group_idx,
  108. uint32_t block_mask);
  109. /**
  110. * @brief Function for setting the non-volatile memory (NVM) protection during debug.
  111. *
  112. * NVM protection during debug is disabled by default.
  113. *
  114. * @param[in] p_reg Pointer to the structure of registers of the peripheral.
  115. * @param[in] enable True if NVM protection during debug is to be enabled.
  116. * False if otherwise.
  117. */
  118. __STATIC_INLINE void nrf_mpu_nvm_protection_in_debug_set(NRF_MPU_Type * p_reg,
  119. bool enable);
  120. #ifndef SUPPRESS_INLINE_IMPLEMENTATION
  121. __STATIC_INLINE void nrf_mpu_region0_ram_size_set(NRF_MPU_Type * p_reg, uint32_t size)
  122. {
  123. NRFX_ASSERT(nrfx_is_word_aligned((const void *)size));
  124. p_reg->RLENR0 = size;
  125. }
  126. __STATIC_INLINE void nrf_mpu_region0_peripherals_set(NRF_MPU_Type * p_reg,
  127. uint32_t peripheral_mask)
  128. {
  129. p_reg->PERR0 = peripheral_mask;
  130. }
  131. __STATIC_INLINE uint32_t nrf_mpu_region0_peripherals_get(NRF_MPU_Type const * p_reg)
  132. {
  133. return p_reg->PERR0;
  134. }
  135. __STATIC_INLINE void nrf_mpu_nvm_blocks_protection_enable(NRF_MPU_Type * p_reg,
  136. uint8_t group_idx,
  137. uint32_t block_mask)
  138. {
  139. switch (group_idx)
  140. {
  141. case 0:
  142. p_reg->PROTENSET0 = block_mask;
  143. break;
  144. case 1:
  145. p_reg->PROTENSET1 = block_mask;
  146. break;
  147. default:
  148. NRFX_ASSERT(false);
  149. break;
  150. }
  151. }
  152. __STATIC_INLINE void nrf_mpu_nvm_protection_in_debug_set(NRF_MPU_Type * p_reg,
  153. bool enable)
  154. {
  155. p_reg->DISABLEINDEBUG =
  156. (enable ? 0 : MPU_DISABLEINDEBUG_DISABLEINDEBUG_Msk);
  157. }
  158. #endif // SUPPRESS_INLINE_IMPLEMENTATION
  159. /** @} */
  160. #ifdef __cplusplus
  161. }
  162. #endif
  163. #endif // NRF_MPU_H__